Generel Characteristics: |
|
Designer | ARM |
Type: | Cortex-A8 |
Year Released: | 2005 |
Function | Application Processor |
Architecture: |
|
Width of Machine Word | 32 bit |
Supported Instruction Set(s): | ARMv7-A |
Pipeline Stages | 13 pipeline stages |
Type of processor core(s) | ARM Cortex |
Number of processor core(s): | single-core |
Buses: |
|
Memory Interface(s): | Yes |
Data Bus Width | 32 bit |
Number of data bus channels: | 1 ch |
Non-volatile Memory Interface | No |
Clock Frequencies: |
|
Recommended Maximum Clock Frequency: | N/A |
Cache Memories: |
|
L1 Instruction Cache per Core | 32 Kbyte I-Cache |
L1 Data Cache per Core | 32 Kbyte D-Cache |
Total L2 Cache | 1024 Kbyte L2 |
Technology and Packaging: |
|
Feature Size | 65 nm |
Semiconductor Technology: | CMOS |
Graphical Subsystem: |
|
Embedded GPU | N/A |
Cellular Communication: |
|
Supported Cellular Data Links | No |
Additional Information: |
|
Special Features: Superscalar processor, Configurable L1 and L2 cache sizes, FPU, MMU, AMBA 3.0 AXI bus, NEON Media Processing technology, ARM Thumb-2 Technology, ARM TrustZone Technology, ARM CoreSight, ARM Jazelle RCT |
|
Datasheet Attributes: |
|
Data Integrity | Final |
Added | 2007-09-04 17:10 |
Tweet | |