PhoneDB - infinitely detailed




FacebookGoogle PlusRSS FeedTwitter
Processor Specs Parametric Search Tool form has been modified: !The form contains modified fields which are now marked to find them easier.
Jump to resultsJump to results | Jump to sectionJump to section Clock Frequencies | Cache Memories | Technology and Packaging | Graphical Subsystem | Cellular Communication | Satellite Navigation

Generel Characteristics
Generel Characteristics
Company which designed the semiconductor component Designer
Type
Codename
Year Released
min: max:  
Main function of the component Function:
Architecture
Architecture
Maximum bitwidth of ALU operands. Width of machine word can also be defined in different ways (register width, instruction width, etc.) in case of recent microprocessors. Width of Machine Word
min: max:  bit
Supported Instruction Set(s)
Pipeline is kind of instruction level parallelism where stages (FETCH, DEC, OP, EXEC, RES, etc.) of instruction execution are separeted and parallelized between neighboring instructions. Pipeline Stages
min: max:  pipeline stages
Number of processor core(s)
min: max:  
Type and allocation of processor core(s) Type of processor core(s)
Buses
Buses
. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Memory Interface(s):
Maximum selectable bit width of address bus of memory interface Address Bus Width
min: max:  bit
Clock frequency of fastest supported memory interface Max. Clock Frequency of Memory IF
min: max:  MHz
Maximum selectable bit width of primary data bus (RAM) of memory interface Data Bus Width
min: max:  bit
Number of data bus channels
min: max:  ch
Possible values: 1, 2 Data Transfers per Clock Cycle
min: max:  
Maximal throughput of the fastest supported memory interface in 1000 megabyte per seconds units. Max. Data Rate
min: max:  Gbyte/s
Maximum selectable bit width of secondary data (non-volatile storage) bus of memory interface Non-volatile Memory Data Bus Width
min: max:  bit
Interface which determines physical layer towards the NV memory. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Non-volatile Memory Interface:
DMA (Direct Memory Access) allows direct data transfer between operative memory (RAM) and peripherals (hard disk, non-volatile storage, etc.) bypassing processor core. Multiple DMA channels allows parallel DMA operations. DMA Channels
min: max:  ch
Clock Frequencies
Clock Frequencies
Recommended Minimum Clock Frequency
min: max:  MHz min.!
Recommended Maximum Clock Frequency
min: max:  MHz max.
Cache Memories
Cache Memories
Capacity of level 0 instruction cache per processor core L0 Instruction Cache per Core
min: max:  Kbyte L0 I-Cache
Capacity of level 0 data cache per processor core L0 Data Cache per Core
min: max:  Kbyte L0 D-Cache
Capacity of level 1 instruction cache per processor core L1 Instruction Cache per Core
min: max:  Kbyte I-Cache
Capacity of level 1 data cache per processor core L1 Data Cache per Core
min: max:  Kbyte D-Cache
Capacity of level 2 cache shared between processor core(s) Total L2 Cache
min: max:  Kbyte L2
Total L3 Cache
min: max:  Kbyte L3
Technology and Packaging
Technology and Packaging
The minimum physical dimension in the integrated circuit which can be fabricated with the given semiconductor technology Feature Size
min: max:  nm
Semiconductor Technology:
Number of Transistors Integrated
min: max:  
Plant which fabricates the semiconductor component Fab
Number of pins on the package Pins
min: max:  pins
Supply Voltage
min: max:  V
Graphical Subsystem
Graphical Subsystem
Manufactuer (or IP designer) and type of embedded graphics coprocessor(s). Embedded GPU
Number of GPU cores
min: max:  -core GPU
GPU Clock
min: max:  MHz GPU
Dedicated operative memory (video RAM, VRAM) Dedicated Graphics Memory
min: max:  MiB
Cellular Communication
Cellular Communication
List of supported cellular data links. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Supported Cellular Data Links:
Satellite Navigation
Satellite Navigation
. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Supported GPS protocol(s):
Galileo is a global satellite  navigation system operated by European Union and the European Space Agency.. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Supported Galileo service(s):
GLONASS is a global satellite  navigation system operated by Russia.. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Supported GLONASS protocol(s):
BeiDou System (BDS) is a Chinese satellite navigation system. Its global variant is the BeiDou-2 alias COMPASS.. If you select more than one specific options results having ALL of the selected options will be included ("AND" relation). Supported BeiDou system (BDS):

Processor Specs: Search results by parameters

2 results match

HiSilicon KIRIN910 V9R1
2013, 32 bit, quad-core, 28 nm, ARM Mali-450 GPU | All detailsAll details | Add this item to the comparisonAdd to compare

ARM Cortex-R4
2006, 32 bit, single-core, 90 nm, Embedded GPU: N/A | All detailsAll details | Add this item to the comparisonAdd to compare



You are here: Processor Specs \ Search