PhoneDB - infinitely detailed




FacebookGoogle PlusRSS FeedTwitter

Generel CharacteristicsGenerel Characteristics: 
DesignerCompany which designed the semiconductor component Samsung
Type Exynos 3 Single 3110 S5PC111
Year Released 2011
FunctionMain function of the component  Application Processor

ArchitectureArchitecture: 
Width of Machine WordMaximum bitwidth of ALU operands. Width of machine word can also be defined in different ways (register width, instruction width, etc.) in case of recent microprocessors. 32 bit
Supported Instruction Set(s) ARMv7
Pipeline StagesPipeline is kind of instruction level parallelism where stages (FETCH, DEC, OP, EXEC, RES, etc.) of instruction execution are separeted and parallelized between neighboring instructions. 13 pipeline stages
Type of processor core(s)Type and allocation of processor core(s) ARM Cortex-A8
Number of processor core(s) single-core

BusesBuses: 
Memory Interface(s):   LPDDR SDRAM , DDR2 SDRAM , LPDDR2 SDRAM
Address Bus WidthMaximum selectable bit width of address bus of memory interface 28 bit
Max. Clock Frequency of Memory IFClock frequency of fastest supported memory interface 200 MHz
Data Bus WidthMaximum selectable bit width of primary data bus (RAM) of memory interface 32 bit
Number of data bus channels 2 ch
Max. Data RateMaximal throughput of the fastest supported memory interface in 1000 megabyte per seconds units. 3.2 Gbyte/s
Non-volatile Memory InterfaceInterface which determines physical layer towards the NV memory  eMMC 4.3Complies with embedded MMC 4.3 specification released in 2008 , OneNANDOneNAND is a NAND flash memory interface developed by Samsung


Clock FrequenciesClock Frequencies: 
Recommended Minimum Clock Frequency 800 MHz min.
Recommended Maximum Clock Frequency 1200 MHz max.

Cache MemoriesCache Memories: 
L1 Instruction Cache per CoreCapacity of level 1 instruction cache per processor core 32 Kbyte I-Cache
L1 Data Cache per CoreCapacity of level 1 data cache per processor core 32 Kbyte D-Cache
Total L2 CacheCapacity of level 2 cache shared between processor core(s) 512 Kbyte L2

Technology and PackagingTechnology and Packaging: 
Feature SizeThe minimum physical dimension in the integrated circuit which can be fabricated with the given semiconductor technology 45 nm
Semiconductor Technology:   CMOSComplementary Metal-oxide - Semiconductor Field Effect Transistor
FabPlant which fabricates the semiconductor component Samsung

Graphical SubsystemGraphical Subsystem: 
Embedded GPUManufactuer (or IP designer) and type of embedded graphics coprocessor(s). IMG PowerVR SGX540 GPU
Number of GPU cores 1-core GPU
GPU Clock 200 MHz GPU

Cellular CommunicationCellular Communication: 
Supported Cellular Data LinksList of supported cellular data links  No

Additional InformationAdditional Information: 
Special Features
64/32-bit Multi-layer AHB/AXI bus, ARM TrustZone, ARM NEON SIMD engine, 96 Kbyte iSRAM, 64 Kbyte iROM, OneDRAM interface, vector floating point coprocessor (VPU), 32-channel DMA, 1080p full HD codec engine, SVGA (800x600) display support, DirectX 10.1, OpenGL 2.1, OpenGL ES.. ››

Datasheet AttributesDatasheet Attributes: 

Data IntegrityData integrity level determines the integrity of the published information. Final datasheets are not intended to be modified in the future, preliminary ones can be based on unofficial information or speculations, incomplete ones are also preliminary b  Final
AddedThe exact time of the datasheet addition 2012-02-08 20:25
 
You are here: Processor Specs \ Samsung Exynos 3 Single 3110 S5PC111